2014-04-09 04:45:46 +05:30
|
|
|
// Copyright 2014 Citra Emulator Project
|
|
|
|
// Licensed under GPLv2
|
|
|
|
// Refer to the license.txt file included.
|
2014-04-05 10:53:51 +05:30
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
2014-04-09 05:45:08 +05:30
|
|
|
#include "common/common_types.h"
|
2014-06-01 03:38:00 +05:30
|
|
|
#include "common/bit_field.h"
|
2014-04-05 10:53:51 +05:30
|
|
|
|
2014-05-18 02:20:33 +05:30
|
|
|
namespace GPU {
|
2014-04-05 10:53:51 +05:30
|
|
|
|
2014-06-06 09:36:33 +05:30
|
|
|
static const u32 kFrameCycles = 268123480 / 60; ///< 268MHz / 60 frames per second
|
|
|
|
static const u32 kFrameTicks = kFrameCycles / 3; ///< Approximate number of instructions/frame
|
2014-05-29 06:49:13 +05:30
|
|
|
|
2014-04-27 22:09:57 +05:30
|
|
|
struct Registers {
|
2014-05-18 02:31:58 +05:30
|
|
|
enum Id : u32 {
|
2014-07-11 22:40:08 +05:30
|
|
|
FramebufferTopSize = 0x1EF0045C,
|
|
|
|
FramebufferTopLeft1 = 0x1EF00468, // Main LCD, first framebuffer for 3D left
|
|
|
|
FramebufferTopLeft2 = 0x1EF0046C, // Main LCD, second framebuffer for 3D left
|
|
|
|
FramebufferTopFormat = 0x1EF00470,
|
|
|
|
FramebufferTopSwapBuffers = 0x1EF00478,
|
|
|
|
FramebufferTopStride = 0x1EF00490, // framebuffer row stride?
|
|
|
|
FramebufferTopRight1 = 0x1EF00494, // Main LCD, first framebuffer for 3D right
|
|
|
|
FramebufferTopRight2 = 0x1EF00498, // Main LCD, second framebuffer for 3D right
|
|
|
|
|
|
|
|
FramebufferSubSize = 0x1EF0055C,
|
|
|
|
FramebufferSubLeft1 = 0x1EF00568, // Sub LCD, first framebuffer
|
|
|
|
FramebufferSubLeft2 = 0x1EF0056C, // Sub LCD, second framebuffer
|
|
|
|
FramebufferSubFormat = 0x1EF00570,
|
|
|
|
FramebufferSubSwapBuffers = 0x1EF00578,
|
|
|
|
FramebufferSubStride = 0x1EF00590, // framebuffer row stride?
|
|
|
|
FramebufferSubRight1 = 0x1EF00594, // Sub LCD, unused first framebuffer
|
|
|
|
FramebufferSubRight2 = 0x1EF00598, // Sub LCD, unused second framebuffer
|
2014-05-18 02:31:58 +05:30
|
|
|
|
2014-06-01 03:52:40 +05:30
|
|
|
DisplayInputBufferAddr = 0x1EF00C00,
|
|
|
|
DisplayOutputBufferAddr = 0x1EF00C04,
|
|
|
|
DisplayOutputBufferSize = 0x1EF00C08,
|
|
|
|
DisplayInputBufferSize = 0x1EF00C0C,
|
|
|
|
DisplayTransferFlags = 0x1EF00C10,
|
|
|
|
// Unknown??
|
|
|
|
DisplayTriggerTransfer = 0x1EF00C18,
|
|
|
|
|
2014-05-18 02:31:58 +05:30
|
|
|
CommandListSize = 0x1EF018E0,
|
|
|
|
CommandListAddress = 0x1EF018E8,
|
|
|
|
ProcessCommandList = 0x1EF018F0,
|
|
|
|
};
|
|
|
|
|
2014-07-11 22:40:08 +05:30
|
|
|
enum class FramebufferFormat : u32 {
|
|
|
|
RGBA8 = 0,
|
|
|
|
RGB8 = 1,
|
|
|
|
RGB565 = 2,
|
|
|
|
RGB5A1 = 3,
|
|
|
|
RGBA4 = 4,
|
|
|
|
};
|
|
|
|
|
|
|
|
// TODO: Move these into the framebuffer struct
|
2014-04-27 22:09:57 +05:30
|
|
|
u32 framebuffer_top_left_1;
|
|
|
|
u32 framebuffer_top_left_2;
|
|
|
|
u32 framebuffer_top_right_1;
|
|
|
|
u32 framebuffer_top_right_2;
|
|
|
|
u32 framebuffer_sub_left_1;
|
|
|
|
u32 framebuffer_sub_left_2;
|
|
|
|
u32 framebuffer_sub_right_1;
|
|
|
|
u32 framebuffer_sub_right_2;
|
2014-05-18 01:37:06 +05:30
|
|
|
|
2014-07-11 22:40:08 +05:30
|
|
|
struct FrameBufferConfig {
|
|
|
|
union {
|
|
|
|
u32 size;
|
|
|
|
|
|
|
|
BitField< 0, 16, u32> width;
|
|
|
|
BitField<16, 16, u32> height;
|
|
|
|
};
|
|
|
|
|
|
|
|
union {
|
|
|
|
u32 format;
|
|
|
|
|
|
|
|
BitField< 0, 3, FramebufferFormat> color_format;
|
|
|
|
};
|
|
|
|
|
|
|
|
union {
|
|
|
|
u32 active_fb;
|
|
|
|
|
|
|
|
BitField<0, 1, u32> second_fb_active;
|
|
|
|
};
|
|
|
|
|
|
|
|
u32 stride;
|
|
|
|
};
|
|
|
|
FrameBufferConfig top_framebuffer;
|
|
|
|
FrameBufferConfig sub_framebuffer;
|
|
|
|
|
2014-06-01 03:38:00 +05:30
|
|
|
struct {
|
|
|
|
u32 input_address;
|
|
|
|
u32 output_address;
|
|
|
|
|
|
|
|
inline u32 GetPhysicalInputAddress() const {
|
|
|
|
return input_address * 8;
|
|
|
|
}
|
|
|
|
|
|
|
|
inline u32 GetPhysicalOutputAddress() const {
|
|
|
|
return output_address * 8;
|
|
|
|
}
|
|
|
|
|
|
|
|
union {
|
|
|
|
u32 output_size;
|
|
|
|
|
|
|
|
BitField< 0, 16, u32> output_width;
|
|
|
|
BitField<16, 16, u32> output_height;
|
|
|
|
};
|
|
|
|
|
|
|
|
union {
|
|
|
|
u32 input_size;
|
|
|
|
|
|
|
|
BitField< 0, 16, u32> input_width;
|
|
|
|
BitField<16, 16, u32> input_height;
|
|
|
|
};
|
|
|
|
|
|
|
|
union {
|
|
|
|
u32 flags;
|
|
|
|
|
|
|
|
BitField< 0, 1, u32> flip_data;
|
2014-07-11 22:40:08 +05:30
|
|
|
BitField< 8, 3, FramebufferFormat> input_format;
|
|
|
|
BitField<12, 3, FramebufferFormat> output_format;
|
2014-06-01 03:38:00 +05:30
|
|
|
BitField<16, 1, u32> output_tiled;
|
|
|
|
};
|
|
|
|
|
|
|
|
u32 unknown;
|
|
|
|
u32 trigger;
|
|
|
|
} display_transfer;
|
|
|
|
|
2014-05-18 01:37:06 +05:30
|
|
|
u32 command_list_size;
|
|
|
|
u32 command_list_address;
|
|
|
|
u32 command_processing_enabled;
|
2014-04-27 22:09:57 +05:30
|
|
|
};
|
|
|
|
|
|
|
|
extern Registers g_regs;
|
|
|
|
|
2014-04-05 10:53:51 +05:30
|
|
|
enum {
|
|
|
|
TOP_ASPECT_X = 0x5,
|
|
|
|
TOP_ASPECT_Y = 0x3,
|
2014-05-18 01:37:06 +05:30
|
|
|
|
2014-04-05 10:53:51 +05:30
|
|
|
TOP_HEIGHT = 240,
|
|
|
|
TOP_WIDTH = 400,
|
|
|
|
BOTTOM_WIDTH = 320,
|
|
|
|
|
2014-07-11 22:17:09 +05:30
|
|
|
// Physical addresses in FCRAM (chosen arbitrarily)
|
|
|
|
PADDR_TOP_LEFT_FRAME1 = 0x201D4C00,
|
|
|
|
PADDR_TOP_LEFT_FRAME2 = 0x202D4C00,
|
|
|
|
PADDR_TOP_RIGHT_FRAME1 = 0x203D4C00,
|
|
|
|
PADDR_TOP_RIGHT_FRAME2 = 0x204D4C00,
|
|
|
|
PADDR_SUB_FRAME1 = 0x205D4C00,
|
|
|
|
PADDR_SUB_FRAME2 = 0x206D4C00,
|
|
|
|
// Physical addresses in FCRAM used by ARM9 applications
|
|
|
|
/* PADDR_TOP_LEFT_FRAME1 = 0x20184E60,
|
2014-04-27 22:09:57 +05:30
|
|
|
PADDR_TOP_LEFT_FRAME2 = 0x201CB370,
|
|
|
|
PADDR_TOP_RIGHT_FRAME1 = 0x20282160,
|
|
|
|
PADDR_TOP_RIGHT_FRAME2 = 0x202C8670,
|
|
|
|
PADDR_SUB_FRAME1 = 0x202118E0,
|
2014-07-11 22:17:09 +05:30
|
|
|
PADDR_SUB_FRAME2 = 0x20249CF0,*/
|
|
|
|
|
|
|
|
// Physical addresses in VRAM
|
|
|
|
// TODO: These should just be deduced from the ones above
|
|
|
|
PADDR_VRAM_TOP_LEFT_FRAME1 = 0x181D4C00,
|
|
|
|
PADDR_VRAM_TOP_LEFT_FRAME2 = 0x182D4C00,
|
|
|
|
PADDR_VRAM_TOP_RIGHT_FRAME1 = 0x183D4C00,
|
|
|
|
PADDR_VRAM_TOP_RIGHT_FRAME2 = 0x184D4C00,
|
|
|
|
PADDR_VRAM_SUB_FRAME1 = 0x185D4C00,
|
|
|
|
PADDR_VRAM_SUB_FRAME2 = 0x186D4C00,
|
|
|
|
// Physical addresses in VRAM used by ARM9 applications
|
|
|
|
/* PADDR_VRAM_TOP_LEFT_FRAME2 = 0x181CB370,
|
2014-04-27 22:09:57 +05:30
|
|
|
PADDR_VRAM_TOP_RIGHT_FRAME1 = 0x18282160,
|
|
|
|
PADDR_VRAM_TOP_RIGHT_FRAME2 = 0x182C8670,
|
|
|
|
PADDR_VRAM_SUB_FRAME1 = 0x182118E0,
|
2014-07-11 22:17:09 +05:30
|
|
|
PADDR_VRAM_SUB_FRAME2 = 0x18249CF0,*/
|
2014-04-27 22:09:57 +05:30
|
|
|
};
|
|
|
|
|
|
|
|
/// Framebuffer location
|
|
|
|
enum FramebufferLocation {
|
|
|
|
FRAMEBUFFER_LOCATION_UNKNOWN, ///< Framebuffer location is unknown
|
2014-05-18 01:37:06 +05:30
|
|
|
FRAMEBUFFER_LOCATION_FCRAM, ///< Framebuffer is in the GSP heap
|
2014-04-27 22:09:57 +05:30
|
|
|
FRAMEBUFFER_LOCATION_VRAM, ///< Framebuffer is in VRAM
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Sets whether the framebuffers are in the GSP heap (FCRAM) or VRAM
|
|
|
|
* @param
|
|
|
|
*/
|
|
|
|
void SetFramebufferLocation(const FramebufferLocation mode);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Gets a read-only pointer to a framebuffer in memory
|
|
|
|
* @param address Physical address of framebuffer
|
|
|
|
* @return Returns const pointer to raw framebuffer
|
|
|
|
*/
|
|
|
|
const u8* GetFramebufferPointer(const u32 address);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Gets the location of the framebuffers
|
|
|
|
*/
|
|
|
|
const FramebufferLocation GetFramebufferLocation();
|
|
|
|
|
2014-04-05 10:53:51 +05:30
|
|
|
template <typename T>
|
|
|
|
inline void Read(T &var, const u32 addr);
|
|
|
|
|
|
|
|
template <typename T>
|
|
|
|
inline void Write(u32 addr, const T data);
|
|
|
|
|
|
|
|
/// Update hardware
|
|
|
|
void Update();
|
|
|
|
|
|
|
|
/// Initialize hardware
|
|
|
|
void Init();
|
|
|
|
|
|
|
|
/// Shutdown hardware
|
|
|
|
void Shutdown();
|
|
|
|
|
|
|
|
|
|
|
|
} // namespace
|